## NEC NG-87243-001 LCD initialisation sequence

v1.2 5 Feb 2021

These were recovered from an NEC DTR-16D-1A phone manufactured around 2003 to 2006. LCD controller compatible with Hitachi HD44780.

#### LCD 16 pin interface: led, led, RS, E, D0, D1, D2, D3, Vcc, Gnd, Contrast?, Vcc, -, Gnd, -

| LED K     | Green LED cathode                                                              |
|-----------|--------------------------------------------------------------------------------|
| Common    | LED anodes                                                                     |
| LED K     | Red LED cathode                                                                |
| RS        | Register select, low for commands, high for data                               |
| E         | Enable, clocks in each 4 byte nibble on the trailing edge.                     |
| D0 - D3   | Data lines. These are actually lines D4 through D7 as far as the HD44780 is    |
|           | concerned – the other 4 data-lines aren't brought out to the interface, and so |
|           | communication is via 4 bit mode.                                               |
| Vcc       | 3.3V, logic power supply.                                                      |
| GND       | 0V                                                                             |
| Contrast? | Varies from 1.7V to 1.9V, maybe contrast control                               |
| Vcc?      | Seems to be tied high                                                          |
| -         | no connection                                                                  |
| GND       | Seems to be tied low, R/W maybe?                                               |
| -         | no connection                                                                  |

Once the controller is in 4 bit mode, bytes are sent to the controller as two successive nibbles, with two E clock pulses 39uS apart, most significant nibble first. Generally there is a 39uS delay between nibbles forming one byte and a 72uS delay between successive command bytes.

#### **LCD initialisation:**

(each byte is a command, unless designated with a "d" as data, ie RS was high) Typical initialisation sequence for Hitachi HD44780, starts off assuming it is unknown whether the chip is in 8 bit or 4 bit mode. The first 3 bytes are written with a single E clock pulse each (the MPU is only asserting 4 bits of data each time. It assumes the other 4 datalines (which aren't brought out to the interface) are all tied low.

3 3 3 2 28 08 01 06 0C
30 Function set interface to be 8 bits long

#### 8mS delay

30 Function set interface to be 8 bits long

If the chip happened to have been in 4 bit mode already, it has now received the command 33 which would also set it to 8 bit mode

#### 194uS delay

30 Function set interface to be 8 bits long

#### Now chip is definitely in 8 bit mode, set it to 4 bit mode!

- 20 Function set interface to be 4 bits long
- 28 Function set 4bits, 2 rows of character, 5x7 font
- 08 Set display OFF, cursor OFF, blink OFF
- 01 Clear display
- 06 Set increment
- 0c Set display ON, cursor OFF, blink OFF

### 2S delay

| <b>Phone</b>               | <u>test sequence:</u>       |           |
|----------------------------|-----------------------------|-----------|
| 0c                         | Set display ON, cursor OFF, | blink OFF |
| 80                         | Set display RAM address 0   |           |
| "TEST                      | PUSH=                       | "         |
| 54 <b>d</b>                |                             |           |
| 45 <b>d</b>                |                             |           |
| 53 <b>d</b>                |                             |           |
| 54 <b>d</b>                |                             |           |
| 20 <b>d</b>                |                             |           |
| 50 <b>d</b>                |                             |           |
| 55 <b>d</b>                |                             |           |
| 53 <b>d</b>                |                             |           |
| 48d                        |                             |           |
| 3dd                        |                             |           |
| 20 <b>d</b>                |                             |           |
| 20 <b>d</b>                |                             |           |
| 20 <b>a</b>                |                             |           |
| 2001<br>201                |                             |           |
| 20a                        |                             |           |
| 20 <b>u</b>                |                             |           |
| 20 <b>a</b>                |                             |           |
| 20 <b>u</b><br>20 <b>d</b> |                             |           |
| 20 <b>d</b>                |                             |           |
| 2004                       |                             |           |
| a0                         | Set display RAM address 32  |           |
|                            | NEXT=F12                    | "         |
| 20 <b>d</b>                |                             |           |
| 4ed                        |                             |           |
| 45 <b>d</b>                |                             |           |
| 58 <b>d</b>                |                             |           |
| 54 <b>d</b>                |                             |           |
| 3dd                        |                             |           |
| 46 <b>d</b>                |                             |           |
| JTq<br>20-1                |                             |           |
| 3∠ <b>a</b><br>20-1        |                             |           |
| 20 <b>d</b>                |                             |           |
| ∠∪d                        |                             |           |

| 20 <b>d</b><br>20 <b>d</b><br>20 <b>d</b><br>20 <b>d</b><br>20 <b>d</b> |                            |
|-------------------------------------------------------------------------|----------------------------|
| c0<br>"                                                                 | Set display RAM address 64 |
| 20 <b>d</b>                                                             |                            |
| 4CQ<br>31d                                                              |                            |
| 36d                                                                     |                            |
| 2b <b>d</b>                                                             |                            |
| 42 <b>d</b>                                                             |                            |

# Store 8 programmable character patterns4040Set character generator address 0

| 04d                                                      | •                | •   | •                | •           | •           |   | •           | •           |
|----------------------------------------------------------|------------------|-----|------------------|-------------|-------------|---|-------------|-------------|
| 0ed                                                      | •                | •   | •                | •           |             |   |             | •           |
| 15 <b>d</b>                                              | •                | •   |                  |             | •           |   | •           |             |
| 04d                                                      |                  | •   | •                | •           | •           |   | •           | •           |
| 04 <b>d</b>                                              | •                | •   | •                | •           | •           |   | •           | •           |
| 04 <b>d</b>                                              |                  | •   | •                | •           | •           |   | •           | •           |
| 04 <b>d</b>                                              |                  | •   | •                | •           | •           |   | •           | •           |
| 00d                                                      | •                | •   | •                | •           | •           | • | •           | •           |
|                                                          |                  |     |                  |             |             |   |             |             |
|                                                          |                  |     |                  |             |             |   |             |             |
| 04 <b>d</b>                                              |                  | •   | •                | •           | •           |   | •           | •           |
| 04 <b>d</b><br>04 <b>d</b>                               | •                | •   | •                | •           | •           |   | •           |             |
| 04 <b>d</b><br>04 <b>d</b><br>04 <b>d</b>                | •                | •   | •                | •           | •           |   | •           | •           |
| 04 <b>d</b><br>04 <b>d</b><br>04 <b>d</b><br>04 <b>d</b> |                  | • • | •                |             | •<br>•<br>• |   | •           | •<br>•<br>• |
| 04d<br>04d<br>04d<br>04d<br>15d                          |                  | •   | •                |             |             |   | • • •       | •<br>•<br>• |
| 04d<br>04d<br>04d<br>04d<br>15d<br>0ed                   | •<br>•<br>•<br>• | •   | •<br>•<br>•<br>• | •<br>•<br>• | •<br>•<br>• |   | • • •       | •<br>•<br>• |
| 04d<br>04d<br>04d<br>15d<br>0ed<br>04d                   |                  | •   | •<br>•<br>•<br>• | •<br>•<br>• | •<br>•<br>• |   | •<br>•<br>• | •<br>•<br>• |

**d d** 

| 08d<br>04d<br>00d<br>11d<br>1fd<br>11d<br>00d        |                       | •<br>•<br>•<br>• |                  | •           | •<br>•<br>• |   |             | ·<br>·<br>· |
|------------------------------------------------------|-----------------------|------------------|------------------|-------------|-------------|---|-------------|-------------|
| 02d<br>04d<br>00d<br>0ed<br>11d<br>1fd<br>11d<br>00d |                       | •<br>•<br>•<br>• | •<br>•<br>•<br>• | •<br>•<br>• | •<br>•<br>• |   | •           | •           |
| 04d<br>0ad<br>00d<br>11d<br>1fd<br>11d<br>00d        | •<br>•<br>•<br>•<br>• | •<br>•<br>•<br>• |                  | •           | •<br>•<br>• | • | •<br>•<br>• | •           |
| 05d<br>0ad<br>00d<br>11d<br>1fd<br>11d<br>00d        |                       | •<br>•<br>•<br>• |                  | •           | · · · ·     | • | •           | •           |
| 04d<br>0ad<br>1fd<br>10d<br>1ed<br>10d<br>1fd<br>00d |                       | •<br>•<br>•<br>• | •<br>•<br>•<br>• | •           | · · · ·     | • | •           | ·<br>·<br>· |
| 05d<br>0ad<br>00d<br>0ed<br>11d<br>11d<br>1ed<br>00d | ·<br>·<br>·<br>·      | •<br>•<br>•<br>• | ·<br>·<br>·<br>· | ·<br>·<br>· |             | • | •           | •           |

## After this point the display and programmable characters appear to be refreshed over and over while it waits for input (key-presses to test the phone):

0c Set display ON, cursor OFF, blink OFF

80 Set display RAM address 0

"TEST"

54**d** 

45**d** 

53**d** 

54**d** 

• • •